6#ifndef LIBOPENCM3_STM32_H7_NVIC_H
7#define LIBOPENCM3_STM32_H7_NVIC_H
16#define NVIC_WWDG_IRQ 0
18#define NVIC_TAMP_STAMP_IRQ 2
19#define NVIC_RTC_WKUP_IRQ 3
20#define NVIC_FLASH_IRQ 4
22#define NVIC_EXTI0_IRQ 6
23#define NVIC_EXTI1_IRQ 7
24#define NVIC_EXTI2_IRQ 8
25#define NVIC_EXTI3_IRQ 9
26#define NVIC_EXTI4_IRQ 10
27#define NVIC_DMA1_STR0_IRQ 11
28#define NVIC_DMA1_STR1_IRQ 12
29#define NVIC_DMA1_STR2_IRQ 13
30#define NVIC_DMA1_STR3_IRQ 14
31#define NVIC_DMA1_STR4_IRQ 15
32#define NVIC_DMA1_STR5_IRQ 16
33#define NVIC_DMA1_STR6_IRQ 17
34#define NVIC_ADC1_2_IRQ 18
35#define NVIC_FDCAN1_IT0_IRQ 19
36#define NVIC_FDCAN2_IT0_IRQ 20
37#define NVIC_FDCAN1_IT1_IRQ 21
38#define NVIC_FDCAN2_IT1_IRQ 22
39#define NVIC_EXTI9_5_IRQ 23
40#define NVIC_TIM1_BRK_TIM9_IRQ 24
41#define NVIC_TIM1_UP_TIM10_IRQ 25
42#define NVIC_TIM1_TRG_COM_TIM11_IRQ 26
43#define NVIC_TIM1_CC_IRQ 27
44#define NVIC_TIM2_IRQ 28
45#define NVIC_TIM3_IRQ 29
46#define NVIC_TIM4_IRQ 30
47#define NVIC_I2C1_EV_IRQ 31
48#define NVIC_I2C1_ER_IRQ 32
49#define NVIC_I2C2_EV_IRQ 33
50#define NVIC_I2C2_ER_IRQ 34
51#define NVIC_SPI1_IRQ 35
52#define NVIC_SPI2_IRQ 36
53#define NVIC_USART1_IRQ 37
54#define NVIC_USART2_IRQ 38
55#define NVIC_USART3_IRQ 39
56#define NVIC_EXTI15_10_IRQ 40
57#define NVIC_RTC_ALARM_IRQ 41
58#define NVIC_RESERVED1_IRQ 42
59#define NVIC_TIM8_BRK_TIM12_IRQ 43
60#define NVIC_TIM8_UP_TIM13_IRQ 44
61#define NVIC_TIM8_TRG_COM_TIM14_IRQ 45
62#define NVIC_TIM8_CC_IRQ 46
63#define NVIC_DMA1_STR7_IRQ 47
64#define NVIC_FSMC_IRQ 48
65#define NVIC_SDMMC1_IRQ 49
66#define NVIC_TIM5_IRQ 50
67#define NVIC_SPI3_IRQ 51
68#define NVIC_UART4_IRQ 52
69#define NVIC_UART5_IRQ 53
70#define NVIC_TIM6_DAC_IRQ 54
71#define NVIC_TIM7_IRQ 55
72#define NVIC_DMA2_STR0_IRQ 56
73#define NVIC_DMA2_STR1_IRQ 57
74#define NVIC_DMA2_STR2_IRQ 58
75#define NVIC_DMA2_STR3_IRQ 59
76#define NVIC_DMA2_STR4_IRQ 60
77#define NVIC_ETH_IRQ 61
78#define NVIC_ETH_WKUP_IRQ 62
79#define NVIC_FDCAN_CAL_IRQ 63
80#define NVIC_CM7_SEV_IRQ 64
81#define NVIC_RESERVED2_IRQ 65
82#define NVIC_RESERVED3_IRQ 66
83#define NVIC_RESERVED4_IRQ 67
84#define NVIC_DMA2_STR5_IRQ 68
85#define NVIC_DMA2_STR6_IRQ 69
86#define NVIC_DMA2_STR7_IRQ 70
87#define NVIC_USART6_IRQ 71
88#define NVIC_I2C3_EV_IRQ 72
89#define NVIC_I2C3_ER_IRQ 73
90#define NVIC_OTG_HS_EP1_OUT_IRQ 74
91#define NVIC_OTG_HS_EP1_IN_IRQ 75
92#define NVIC_OTG_HS_WKUP_IRQ 76
93#define NVIC_OTG_HS_IRQ 77
94#define NVIC_DCMI_IRQ 78
95#define NVIC_CRYP_IRQ 79
96#define NVIC_HASH_RNG_IRQ 80
97#define NVIC_FPU_IRQ 81
98#define NVIC_UART7_IRQ 82
99#define NVIC_UART8_IRQ 83
100#define NVIC_SPI4_IRQ 84
101#define NVIC_SPI5_IRQ 85
102#define NVIC_SPI6_IRQ 86
103#define NVIC_SAI1_IRQ 87
104#define NVIC_LTDC_IRQ 88
105#define NVIC_LTDC_ER_IRQ 89
106#define NVIC_DMA2D_IRQ 90
107#define NVIC_SAI2_IRQ 91
108#define NVIC_QUADSPI_IRQ 92
109#define NVIC_LP_TIM1_IRQ 93
110#define NVIC_CEC_IRQ 94
111#define NVIC_I2C4_EV_IRQ 95
112#define NVIC_I2C4_ER_IRQ 96
113#define NVIC_SPDIFRX_IRQ 97
114#define NVIC_OTG_FS_EP1_OUT_IRQ 98
115#define NVIC_OTG_FS_EP1_IN_IRQ 99
116#define NVIC_OTG_FS_WKUP_IRQ 100
117#define NVIC_OTG_FS_IRQ 101
118#define NVIC_DMAMUX1_OV_IRQ 102
119#define NVIC_HRTIM1_MST_IRQ 103
120#define NVIC_HRTIM1_TIMA_IRQ 104
121#define NVIC_HRTIM1_TIMB_IRQ 105
122#define NVIC_HRTIM1_TIMC_IRQ 106
123#define NVIC_HRTIM1_TIMD_IRQ 107
124#define NVIC_HRTIM1_TIME_IRQ 108
125#define NVIC_HRTIM1_FLT_IRQ 109
126#define NVIC_DFSDM1_IT0_IRQ 110
127#define NVIC_DFSDM1_IT1_IRQ 111
128#define NVIC_DFSDM1_IT2_IRQ 112
129#define NVIC_DFSDM1_IT3_IRQ 113
130#define NVIC_SAI3_IRQ 114
131#define NVIC_SWPMI1_IRQ 115
132#define NVIC_TIM15_IRQ 116
133#define NVIC_TIM16_IRQ 117
134#define NVIC_TIM17_IRQ 118
135#define NVIC_MDIOS_WKUP_IRQ 119
136#define NVIC_MDIOS_IRQ 120
137#define NVIC_JPEG_IRQ 121
138#define NVIC_MDMA_IRQ 122
139#define NVIC_RESERVED5_IRQ 123
140#define NVIC_SDMMC2_IRQ 124
141#define NVIC_HSEM0_IRQ 125
142#define NVIC_RESERVED6_IRQ 126
143#define NVIC_ADC3_IRQ 127
144#define NVIC_DMAMUX2_OVR_IRQ 128
145#define NVIC_BDMA_CH0_IRQ 129
146#define NVIC_BDMA_CH1_IRQ 130
147#define NVIC_BDMA_CH2_IRQ 131
148#define NVIC_BDMA_CH3_IRQ 132
149#define NVIC_BDMA_CH4_IRQ 133
150#define NVIC_BDMA_CH5_IRQ 134
151#define NVIC_BDMA_CH6_IRQ 135
152#define NVIC_BDMA_CH7_IRQ 136
153#define NVIC_COMP_IRQ 137
154#define NVIC_LPTIM2_IRQ 138
155#define NVIC_LPTIM3_IRQ 139
156#define NVIC_LPTIM4_IRQ 140
157#define NVIC_LPTIM5_IRQ 141
158#define NVIC_LPUART_IRQ 142
159#define NVIC_WWDG1_RST_IRQ 143
160#define NVIC_CRS_IRQ 144
161#define NVIC_RAMECC1_IRQ 145
162#define NVIC_SAI4_IRQ 146
163#define NVIC_RESERVED7_IRQ 147
164#define NVIC_RESERVED8_IRQ 148
165#define NVIC_WKUP_IRQ 149
167#define NVIC_IRQ_COUNT 150
void otg_fs_ep1_out_isr(void)
void hrtim1_mst_isr(void)
void hrtim1_flt_isr(void)
void otg_hs_wkup_isr(void)
void tamp_stamp_isr(void)
void dfsdm1_it0_isr(void)
void dfsdm1_it1_isr(void)
void otg_fs_ep1_in_isr(void)
void otg_hs_ep1_out_isr(void)
void tim8_brk_tim12_isr(void)
void hrtim1_timd_isr(void)
void fdcan2_it1_isr(void)
void hrtim1_timb_isr(void)
void fdcan2_it0_isr(void)
void mdios_wkup_isr(void)
void dmamux2_ovr_isr(void)
void dfsdm1_it3_isr(void)
void fdcan1_it0_isr(void)
void otg_hs_ep1_in_isr(void)
void tim8_up_tim13_isr(void)
void fdcan1_it1_isr(void)
void dmamux1_ov_isr(void)
void hrtim1_tima_isr(void)
void tim1_trg_com_tim11_isr(void)
void tim1_up_tim10_isr(void)
void tim8_trg_com_tim14_isr(void)
void otg_fs_wkup_isr(void)
void hrtim1_timc_isr(void)
void hrtim1_time_isr(void)
void tim1_brk_tim9_isr(void)
void dfsdm1_it2_isr(void)